DocumentCode :
3555363
Title :
Fabrication of a 64K dynamic MOS RAM with tantalum silicide replacing polysilicon
Author :
Yaney, D.S. ; Fogarty, T.N. ; Porter, R.A. ; Fraser, D.B. ; Murarka, S.P.
Author_Institution :
Bell Laboratories, Allentown, PA
Volume :
26
fYear :
1980
fDate :
1980
Firstpage :
844
Lastpage :
844
Abstract :
Long polysilicon runners used for gates and interconnections in large devices limit performance due to RC delays encountered in propagating signals. As devices are scaled down for VLSI, thinner gates and field oxides as well as narrower runner widths tend to accentuate this problem. An order of magnitude decrease in sheet resistance with the corresponding improvement in RC delay is possible through the use of refractory metal silicides for these levels. In this work we describe the fabrication of a fully functional 64K NMOS dynamic RAM where TaSi2was substituted for polysilicon on the second poly level. We discuss the co-sputtering of the silicide on a poly "buffer" layer, annealing and subsequent plasma pattern definition. Final sheet resistance of the silicide level was under 3 ohms per square. In a related study, we have examined device I-V and MOS C-V characteristics and find no degradation due to these process changes. Together with the results of the physical fabrication, this work demonstrates the feasibility of this technology for extensive present and future application.
Keywords :
Annealing; Buffer layers; DRAM chips; Fabrication; MOS devices; Plasma devices; Plasma properties; Propagation delay; Silicides; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1980 International
Type :
conf
DOI :
10.1109/IEDM.1980.189976
Filename :
1481419
Link To Document :
بازگشت