• DocumentCode
    3555413
  • Title

    Micro-operation perturbations in chip level fault modeling

  • Author

    Chao, Chien-Hung ; Gray, F. Gail

  • Author_Institution
    Dept. of Electr. Eng., Virginia Polytech. Inst. & State Univ., Blacksburg, VA, USA
  • fYear
    1988
  • fDate
    12-15 June 1988
  • Firstpage
    579
  • Lastpage
    582
  • Abstract
    A determination is made of the best micro-operation perturbation for modeling faults at the chip level. The measure used is the gate level stuck-at-fault coverage achieved by the tests derived to cover the micro-operation perturbation faults. For small combination circuits, it is shown that perturbing the elements into the logic dual is a good choice. For large combinational circuits, it is shown that there is very little variation in the gate level coverage achieved by the various microoperation faults. In this case, if coverage is to be improved, the micro-operation perturbation method must be augmented by other techniques.<>
  • Keywords
    combinatorial circuits; integrated logic circuits; logic testing; chip level fault modeling; combination circuits; gate level coverage; logic testing; micro-operation perturbation; stuck-at-fault coverage; Chaos; Circuit faults; Circuit simulation; Circuit testing; Combinational circuits; Computer aided software engineering; Hardware design languages; Perturbation methods; Semiconductor device measurement; Very high speed integrated circuits;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation Conference, 1988. Proceedings., 25th ACM/IEEE
  • Conference_Location
    Anaheim, CA, USA
  • ISSN
    0738-100X
  • Print_ISBN
    0-8186-0864-1
  • Type

    conf

  • DOI
    10.1109/DAC.1988.14819
  • Filename
    14819