DocumentCode :
3556188
Title :
Hi-CMOS III technology
Author :
Meguro, S. ; Ikeda, S. ; Nagasawa, K. ; Koike, A. ; Yasui, T. ; Sakai, Y. ; Hayashida, T.
Author_Institution :
Hitachi Ltd.
Volume :
30
fYear :
1984
fDate :
1984
Firstpage :
59
Lastpage :
62
Abstract :
Hi-CMOS III (1.3µm CMOS) technology is described. The basic approach is the 2/3 scaling of Hi-CMOS II (2µm CMOS) with constant voltage. Lightly Doped Drain (LDD) NMOS, and newly developed Buried Channel Lightly Doped Drain (BCLDD) PMOS, with polycide gate are adopted to reduce short channel effects and delays in interconnection lines. Both NMOS and PMOS can be used at the gate length of 1.2µm. Spacers for LDD and tapered contact holes have improved the coverage of aluminum layer significantly. Also post-contact-doping is adopted to allow the overlap of contact holes and diffusion edges, and to reduce contact resistance. These process integration result in simple and high performance Hi-CMOS III technology.
Keywords :
Aluminum; CMOS technology; Degradation; Delay lines; Doping; Electrodes; Hot carriers; MOS devices; Space technology; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1984 International
Type :
conf
DOI :
10.1109/IEDM.1984.190641
Filename :
1484412
Link To Document :
بازگشت