DocumentCode :
3556564
Title :
MOS Device modeling for circuit simulation
Author :
Ko, P.K.
Author_Institution :
University of California, Berkeley, CA
Volume :
31
fYear :
1985
fDate :
1985
Firstpage :
488
Lastpage :
491
Abstract :
This paper reviews the current status of MOS device modeling for circuit simulation. Some important areas for future research are identified. The models covered include those for the drain current, intrinsic device capacitances, and hot-electron effects. For digital applications, only minor modifications are necessary to improve the present drain-current models to cover the submicron regime. For analog applications, however, they are not adequate even at the long-channel level. With the recent introduction of high-precision capacitance measurement techniques, it is anticipated that capacitance models will improve significantly in the near future in terms of both accuracy and computational efficiency. Hot-electron substrate-current models are gradually being used as a first order estimation of hot-electron problems in a VLSI environment. However, it might be still be quite sometime before one can simulate long-term performance degradation of circuits and systems with reasonable accuracy.
Keywords :
Application software; Capacitance; Circuit simulation; Computational efficiency; Computer science; Degradation; MOS devices; Parametric statistics; Physics; Semiconductor process modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1985 International
Type :
conf
DOI :
10.1109/IEDM.1985.191010
Filename :
1485560
Link To Document :
بازگشت