DocumentCode :
3556607
Title :
A high performance CMOS technology for 256K/1MB EPROMs
Author :
Gerosa, Gian ; Hart, Chuck ; Harris, Sarah ; Kung, Roger ; Weihmeir, John ; Yeargain, John
Author_Institution :
Motorola Inc., Austin, TX
Volume :
31
fYear :
1985
fDate :
1985
Firstpage :
631
Lastpage :
634
Abstract :
A technology has been developed which integrates new pro cesses necessary to implement high performance and reliable CMOS EPROMS. This technology consists of a single 250 A first poly transistor with double diffused source and drains utilized both for high voltage circuitry (Leff= 2.2 um) as well as peripheral circuits (Leff= 1.2 um). Furthermore, a thin oxide-nitride -oxide (ONO) interpoly dielectric for reliable floating gate performance is incorporated. Good dielectric breakdown, defect density, and charge retention characteristics are obtained. Write characteristics as well as softwrite endurance have been measured to be compatible with current high density EPROM designs.
Keywords :
CMOS process; CMOS technology; Circuits; Dielectric breakdown; EPROM; Electric breakdown; FETs; Implants; MOS devices; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1985 International
Type :
conf
DOI :
10.1109/IEDM.1985.191052
Filename :
1485602
Link To Document :
بازگشت