• DocumentCode
    3556730
  • Title

    A symmetric submicron CMOS technology

  • Author

    Hillenius, S.J. ; Liu, R. ; Georgiou, G.E. ; Field, R.L. ; Williams, D.S. ; Kornblit, A. ; Boulin, D.M. ; Johnston, R.L. ; Lynch, W.T.

  • Author_Institution
    AT&T Bell Laboratories, Murray Hill, New Jersey
  • Volume
    32
  • fYear
    1986
  • fDate
    1986
  • Firstpage
    252
  • Lastpage
    255
  • Abstract
    A CMOS process is described that is designed to optimize the transistor characteristics of the n-channel and p-channel devices simultaneously. This is achieved by making the n- and p-channel devices symmetric in channel doping, junction depths, sheet resistivities and threshold voltages. The resulting devices have CoSi2source/drains with sheet resistivities of 1.5-2 Ω/square, n+ and p+ polysilicon/TaSi2gate structures, Threshold voltages of 0.4 V and 1.5 µm separation between active to tub-edge regions. Diode characteristics of the CoSi2/n+ and CoSi2/P+ are determined to be as good as non-silicided silicon junctions. Maintaining the proper doping for the connected n+ and p+ polysilicon/silicide gates is demonstrated. Ring oscillator delays of 110 ps at 3.5 V are observed for devices with 0.5 µm channel lengths. The ring oscillator circuits are still operational at power supply voltages of 1.0 V due to the low threshold voltage of the transistors.
  • Keywords
    CMOS process; CMOS technology; Conductivity; Design optimization; Diodes; Doping; Ring oscillators; Silicides; Silicon; Threshold voltage;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electron Devices Meeting, 1986 International
  • Type

    conf

  • DOI
    10.1109/IEDM.1986.191162
  • Filename
    1486420