Title :
Asymmetric Schottky Tunneling Source SOI MOSFET Design for Mixed-Mode Applications
Author :
Jhaveri, Ritesh ; Nagavarapu, Venkatagirish ; Woo, Jason C S
Author_Institution :
Electr. Eng. Dept., Univ. of California at Los Angeles, Los Angeles, CA
Abstract :
Schottky barrier MOSFETs have recently attracted attention as a viable alternative to conventional CMOS transistors for sub-65-nm technology nodes. An asymmetric Schottky tunneling source SOI MOSFET (STS-FET) is proposed in this paper. The Schottky tunneling source SOI MOSFET has the source/drain regions replaced with silicide as opposed to highly doped silicon in conventional devices. The main feature of this device is the concept of a gate-controlled Schottky barrier tunneling at the source. The device was optimized with respect to various parameters such as Schottky barrier height and gate oxide thickness. The optimized device shows excellent short channel immunity, compared to conventional SOI MOSFETs. The asymmetric nature of the device has been shown to improve the leakage current as well as the linear characteristics of the device as compared to conventional Schottky FETs. The STS-FET was fabricated, using conventional processes combined with the present NiSi technology and large angle implantation, and successfully demonstrated. The high immunity to short channel effects improves the scalability, and the output resistance of the device also makes it an attractive candidate for mixed-mode applications.
Keywords :
CMOS integrated circuits; MOSFET; Schottky barriers; integrated circuit design; mixed analogue-digital integrated circuits; nickel compounds; silicon-on-insulator; CMOS transistor; NiSi; SOI MOSFET design; asymmetric Schottky tunneling source; gate oxide thickness; gate-controlled Schottky barrier tunneling; leakage current; mixed-mode application; short channel immunity; size 65 nm; CMOS technology; Fabrication; High-K gate dielectrics; Immune system; MOSFET circuits; Scalability; Schottky barriers; Silicides; Silicon; Tunneling; Asymmetric; MOSFET scaling; Schottky; silicide; tunneling;
Journal_Title :
Electron Devices, IEEE Transactions on
Conference_Location :
12/9/2008 12:00:00 AM
DOI :
10.1109/TED.2008.2008161