Title :
On the Cache Behavior of SPLASH-2 Benchmarks on ARM and ALPHA Processors in Gem5 Full System Simulator
Author :
Vikas, B. ; Talawar, Basavaraj
Author_Institution :
Dept. of Comput. Sci., Nat. Inst. of Technol. Karnataka, Surathkal, India
Abstract :
Today cache size and hierarchy level of caches play an important role in improving computer performance. By using full system simulations of gem5, the variation in memory bandwidth, system bus throughput, L1 and L2 cache size misses are measured by running SPLASH-2 Benchmarks on ARM and ALPHA Processors. In this work we calculate cache misses, memory bandwidth and system bus throughput by running SPLASH2 benchmarks on gem5 Full System Mode. Our results show that L1 cache misses decrease as L1 cache size is varied from 16KB to 64KB. L1 cache misses are independent of L2 cache size after the program data resides in L2 cache. The memory bandwidth and system bus throughput decreases as L1 and L2 cache size increases.
Keywords :
cache storage; digital simulation; microprocessor chips; ALPHA processor; ARM processor; Gem5 full system simulator; L1 cache size miss; L2 cache size miss; SPLASH-2 benchmarks; cache behavior; cache hierarchy level; cache size; memory bandwidth; system bus throughput; Architecture; Bandwidth; Benchmark testing; Computer architecture; Kernel; Program processors; Throughput; Benchmark Suite; Cache Behavior; Gem5 simulator; Memory Bandwidth; Splash-2;
Conference_Titel :
Eco-friendly Computing and Communication Systems (ICECCS), 2014 3rd International Conference on
Print_ISBN :
978-1-4799-7003-2
DOI :
10.1109/Eco-friendly.2014.76