Title :
Frontend wearout modeling from device to system with power/ground signature analysis
Author :
Soonyoung Cha ; Chang-Chih Chen ; Milor, Linda S.
Author_Institution :
Georgia Inst. of Technol., Atlanta, GA, USA
Abstract :
With the scaling of CMOS technology, frontend wearout mechanisms, including Bias Temperature Instability (BTI) and Gate Oxide Breakdown (GOBD), are serious issues for transistors. In general, degradation due to BTI and GOBD are modeled based on test structure data, and the models are expressed by a threshold voltage shift and a voltage dependent ohmic resistance in the circuit simulation. In this paper, we determine the relationship between the threshold voltage shift model and ground signal degradation for BTI, and the oxide degradation model and the ground/power signal degradation for GOBD. The calculation of amplitude and delay shift of the signature signal is used to find the relationship. Then, we find a mathematical model to calculate the degradation of a chip. Also, based on the combined models, we extract the critical path and calculate the system lifetime.
Keywords :
CMOS integrated circuits; semiconductor device breakdown; semiconductor device models; semiconductor device reliability; technology CAD (electronics); CMOS technology; bias temperature instability; circuit simulation; frontend wearout modeling; gate oxide breakdown; ground signal degradation; power/ground signature analysis; signature signal; threshold voltage shift; voltage dependent ohmic resistance; Degradation; Electric breakdown; Integrated circuit modeling; Logic gates; Microprocessors; Stress; Threshold voltage;
Conference_Titel :
Integrated Reliability Workshop Final Report (IIRW), 2014 IEEE International
Print_ISBN :
978-1-4799-7308-8
DOI :
10.1109/IIRW.2014.7049529