DocumentCode
356786
Title
The design process of an evolutionary oriented reconfigurable architecture
Author
Zebulum, Ricardo S. ; Stoica, Adrian ; Keymeulen, Didier
Author_Institution
Jet Propulsion Lab., Pasadena, CA, USA
Volume
1
fYear
2000
fDate
2000
Firstpage
529
Abstract
This paper describes the design of a reconfigurable chip programmable at the transistor level and oriented to the implementation of evolvable hardware (EHW) experiments. We tackle the main issues referring to the conception of an evolutionary oriented reconfigurable architecture (EORA): the cell topology; interconnection between cells; transistor sizing; resistor and capacitor implementation in silicon; selection of input and output points; and reconfiguration aspects. A set of evolutionary experiments is described, serving as support for the design choices. Additionally, we propose novel approaches to overcome area requirements for the VLSI design, such as the use of differentiated configurable blocks and a variable interconnection density throughout the chip
Keywords
VLSI; evolutionary computation; logic design; programmable logic arrays; reconfigurable architectures; VLSI design; area requirements; capacitor implementation; cell interconnection; cell topology; differentiated configurable blocks; evolutionary oriented reconfigurable architecture design; evolvable hardware experiments; input point selection; output point selection; reconfigurable chip; resistor implementation; silicon; transistor level programmability; transistor sizing; variable interconnection density; Capacitors; Field programmable analog arrays; Field programmable gate arrays; Integrated circuit interconnections; Integrated circuit technology; Laboratories; Process design; Propulsion; Reconfigurable architectures; Resistors;
fLanguage
English
Publisher
ieee
Conference_Titel
Evolutionary Computation, 2000. Proceedings of the 2000 Congress on
Conference_Location
La Jolla, CA
Print_ISBN
0-7803-6375-2
Type
conf
DOI
10.1109/CEC.2000.870342
Filename
870342
Link To Document