DocumentCode
356995
Title
A VLSI implementation structure for wavelet decomposition filter
Author
Shunjun, Wu ; Chao, Wang ; Yong, Shag
Author_Institution
Nat. Lab. for Radar Signal Process., Xidian Univ., Xi´´an, China
Volume
3
fYear
2000
fDate
2000
Firstpage
1399
Abstract
In recent years, the wavelet transform has found its wide use in various fields with the fast tower decomposition algorithm as a powerful tool. The DWT just takes the same position in the wavelet analysis as the FFT in the Fourier analysis and so its fast hardware implementation is very crucial to the wavelet application. In this paper, a high-speed implementation structure is derived by introducing the parallel systolic structure into the design of the wavelet decomposition filter. The structure has the advantages of higher computing speed and higher data flowing rate and lower power consumption with the presence of systolic and parallel techniques
Keywords
FIR filters; VLSI; fast Fourier transforms; systolic arrays; wavelet transforms; FFT; FIR filter; Fourier analysis; VLSI; data flow rate; fast Fourier transform; high-speed implementation; parallel systolic structure; power consumption; tower decomposition algorithm; wavelet analysis; wavelet decomposition filter; wavelet transform; Concurrent computing; Data flow computing; Discrete wavelet transforms; Energy consumption; Filters; Hardware; Poles and towers; Very large scale integration; Wavelet analysis; Wavelet transforms;
fLanguage
English
Publisher
ieee
Conference_Titel
Multimedia and Expo, 2000. ICME 2000. 2000 IEEE International Conference on
Conference_Location
New York, NY
Print_ISBN
0-7803-6536-4
Type
conf
DOI
10.1109/ICME.2000.871028
Filename
871028
Link To Document