DocumentCode :
3571564
Title :
A new three phase reduced switch multilevel dc-link inverter for medium voltage applications
Author :
Anbarasan, P. ; Ramkumar, S. ; Thamizharasan, S.
Author_Institution :
Dept. of Electr. & Electron. Eng., Surya Group of Instn., Vikravandi, India
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
Multilevel inverters (MLIs) have developed into a potential prospect for medium voltage applications as they produce the output voltage derived from several isolated dc sources or capacitor banks in small steps. However, they suffer from major problems including higher number of capacitors, isolated dc sources, gate drivers and control complexity while increasing number of voltage levels. This paper uncovers a new three-phase multilevel dc- link inverter topology overwhelming the above mentioned problems. The proposed topology is designed for a seven level output and simulated in Matlab/Simulink using Multicarrier Pulse Width Modulation (MCPWM). The hardware results are depicted to show the feasibility of the proposed MLI for medium voltage applications.
Keywords :
PWM invertors; MCPWM; medium voltage applications; multicarrier pulse width modulation; seven level output; three phase reduced switch multilevel dc-link inverter; Couplings; Inverters; Probes; Pulse generation; Pulse width modulation; Switches; Topology; Cascaded H- bridge; FPGA; Multicarrier PWM; Multilevel inverter; Operating modes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical, Computer and Communication Technologies (ICECCT), 2015 IEEE International Conference on
Print_ISBN :
978-1-4799-6084-2
Type :
conf
DOI :
10.1109/ICECCT.2015.7225962
Filename :
7225962
Link To Document :
بازگشت