• DocumentCode
    357673
  • Title

    Designing competitive coherence protocols taking advantage of reuse information

  • Author

    Sahuquillo, Julio ; Pont, Ana

  • Author_Institution
    Dept. de Sistemas Inf. y Comput., Univ. Politecnica de Valencia, Spain
  • Volume
    1
  • fYear
    2000
  • fDate
    2000
  • Firstpage
    378
  • Abstract
    The filter data cache scheme introduces two independent Ll data caches with different organizations placed in parallel. In this scheme, each cache block has a small counter attached for storing information needed for management-called reuse information. The Filter Data Cache micro-architecture offers lower miss rates and better speedups than conventional organizations; as well as saving die area. The reuse information included is directly responsible for improving the overall cache hit-ratio and reducing bus utilization, and this makes it relevant for multiprocessor systems. In this paper, we show how the reuse information of the Filter Data Cache scheme can also be used to design competitive coherence protocols tailored to that scheme. These offer better performance results than traditional write-invalidate and write-update policies
  • Keywords
    multiprocessing systems; performance evaluation; protocols; software reusability; cache hit-ratio; competitive coherence protocols; filter data cache scheme; microarchitecture; multiprocessor systems; reuse information; write-invalidate policies; write-update policies; Access protocols; Concurrent computing; Counting circuits; Hardware; High performance computing; Information filtering; Information filters; Information management; Multiprocessing systems; Performance analysis;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Euromicro Conference, 2000. Proceedings of the 26th
  • Conference_Location
    Maastricht
  • ISSN
    1089-6503
  • Print_ISBN
    0-7695-0780-8
  • Type

    conf

  • DOI
    10.1109/EURMIC.2000.874656
  • Filename
    874656