DocumentCode :
3578153
Title :
Co-design of 40Gb/s equalizers for wireline transceiver in 65nm CMOS technology
Author :
Linghan Wu ; Ziqiang Wang ; Xuqiang Zheng ; Ke Huang ; Chun Zhang ; Zhihua Wang
Author_Institution :
Tsinghua Nat. Lab. for Inf. Sci. & Technol., Tsinghua Univ., Beijing, China
fYear :
2014
Firstpage :
1
Lastpage :
2
Abstract :
This paper describes the co-design of equalizers for 40Gb/s transceiver. A feed forward equalizer (FFE) is applied to the transmitter, while an adaptive continuous time linear equalizer (CTLE) is applied to the receiver. The innovation is that both equalizers cooperate with each other to equalize the channel, and T-coil networks are used with ESD protection circuits in both transmitter´s output and receiver´s input to realize impendence matching and bandwidth enhancement. The simulation shows that, the output peak-to-peak jitter is 6.3ps when the transceiver delivers 40Gb/s PRBS7 data over a channel which has a loss of 22.8dB at 20GHz. Furthermore, the return loss at the input and the output are both less than -16dB up to 20GHz. The power consumption of this circuit is 97 mW for 1V supply.
Keywords :
CMOS integrated circuits; adaptive equalisers; electrostatic discharge; feedforward; transceivers; CMOS technology; ESD protection circuits; FFE; T-coil networks; adaptive CTLE; adaptive continuous time linear equalizer; bandwidth enhancement; bit rate 40 Gbit/s; feed forward equalizer; frequency 20 GHz; impendence matching; loss 22.8 dB; power 97 mW; time 63 ps; voltage 1 V; wireline transceiver; Adaptive equalizers; Bandwidth; CMOS integrated circuits; Receivers; Transceivers; Transmitters; FFE; SerDes; T-coil; adaptive CTLE;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices and Solid-State Circuits (EDSSC), 2014 IEEE International Conference on
Type :
conf
DOI :
10.1109/EDSSC.2014.7061229
Filename :
7061229
Link To Document :
بازگشت