DocumentCode :
3578155
Title :
Physically based modeling for stress assessment in MOS devices
Author :
Chang-Chun Lee ; Kuei-Chih Lin ; Yi-Hsien Lin ; Yu-Cheng Lai ; Chuan-Hsi Liu
Author_Institution :
Dept. of Mech. Eng., Chung Yuan Christian Univ., Chungli, Taiwan
fYear :
2014
Firstpage :
1
Lastpage :
2
Abstract :
For the purpose of boosting the performance of MOS devices, applying mechanical stresses to change the semiconductor´s band structure as well as to modulate the conduction mass is an effective and promising approach besides continuing to shrink the critical dimension of the devices. As a result of the stress impact on channel depends upon the layout-induced changes in topography of devices, it is therefore necessary to understand the physical behavior of strained silicon when the stressors such as silicon germanium (SiGe), silicon carbon (SiC) alloys and contact-etch-stop layer (CESL) are introduced. Accordingly, this paper presents a three-dimensional (3D) finite element analysis (FEA) combined with piezo-resistance mobility model to assess device performance in 40nm, 32nm technology node, and beyond. The presented simulation methodology is verified to be excellently reliable as is calibrated directly from electrical data. Based on the confirmed results of mobility gain, several important parameters, such as the recess depth of shallow trench isolation (STI) and channel width, are systematically investigated. It is noted that the stronger vertical stress (Szz) resulting from CESL is the main consequence of the reduction in channel width. Furthermore, the analytical results indicate that the extent of the mechanical effect of bending moment from a tensile CESL would be introduced into a fixed 100 nm narrow channel width of NMOSFETs when the concerned protruding gate width continues to increase.
Keywords :
MOSFET; band structure; bending; etching; finite element analysis; isolation technology; piezoresistance; semiconductor device models; silicon alloys; silicon compounds; 3D finite element analysis; FEA; MOS devices; NMOSFET; STI; SiC; SiGe; bending moment; conduction mass; contact-etch-stop layer; mechanical effect; mechanical stresses; mobility gain; piezoresistance mobility model; semiconductor band structure; shallow trench isolation; silicon carbon alloys; silicon germanium; size 100 nm; size 32 nm; size 40 nm; strained silicon; stress assessment; tensile CESL; MOSFET; Microelectronics; Reliability; Stress; Strained silicon; contact-etch-stop layer (CESL); finite element analysis (FEA); silicon carbon (SiC); silicon germanium (SiGe); stress enhanced mobility;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices and Solid-State Circuits (EDSSC), 2014 IEEE International Conference on
Type :
conf
DOI :
10.1109/EDSSC.2014.7061231
Filename :
7061231
Link To Document :
بازگشت