Title :
Sparsity-aware model reduction for post-layout circuit simulation
Author_Institution :
Inst. of Microelectron., Tsinghua Univ., Beijing, China
Abstract :
Post-layout simulation becomes more and more challenging due to ever increasing parasitics. Reducing the order of systems does not necessarily result in improvement in simulation time. What really affects the simulation time is the network complexity, which is determined by both the size and density of the network. Only reducing the size may worsen the density and in turn the complexity of the “reduced” system may be even higher compared with the original systems. We thus proposed a model complexity reduction which comprises sparsity-aware model reduction followed by model sparsification. Experiments show that for realistic post-layout simulation problems, the proposed model complexity reduction provides 3X~5X speed-ups compared with simulation using the original circuits.
Keywords :
circuit layout; circuit simulation; model complexity reduction; model sparsification; post layout circuit simulation; sparsity aware model reduction; Accuracy; Artificial neural networks; Complexity theory; Voltage-controlled oscillators; massive terminal; model order reduction; post-layout circuits; sparsification;
Conference_Titel :
Electron Devices and Solid-State Circuits (EDSSC), 2014 IEEE International Conference on
DOI :
10.1109/EDSSC.2014.7061232