Title :
Efficient Designing Approach of Different Synchronous Cyclic Code Counters by Sequential Circuit Elements of a Novel Reversible Gate
Author :
Mamataj, Shefali ; Das, Biswajit
Author_Institution :
Dept. of ECE, Murshidabad Coll. of Eng. & Technol., Berhampore, India
Abstract :
Reversible logic is widely being considered as the probable logic design style for implementation in modern nanotechnology, optical computing and quantum computing with least impact on physical entropy as because of its less power dissipation as well as distinct output assignment for each distinct input. A reversible circuit maps each output vector into a unique input vector, and vice versa. This paper proposes a new reversible gate. This paper represents various classical operations of this proposed reversible gate. It also represents different sequential circuit elements of reversible gate and its application in designing different synchronous cyclic code counters. The proposed reversible gate is better for designing reversible counter compared to those gates reported in the literature in terms of garbage output, quantum cost and complexity of gates. These synchronous reversible counters give the initial threshold to construct the more complex structure having reversible sequential circuits as a primary component and which can implement more complex operations using quantum computers. Since the output of a sequential circuit depends not only on the present inputs but also on the past input conditions, the construction of sequential elements using reversible logic gates is quite complex than that of a combinational circuit. This paper proposes reversible D flip flop, JK flip flop, T flip flop and also represents two types of 4 bit synchronous cyclic code decade counter (SCCDC) and a 4 bit synchronous gray cyclic code counter (SGCCC) using proposed reversible T flip flop. A comparison between these designs in terms of garbage output, number of gates, constant input and total logical calculation also has been made.
Keywords :
circuit complexity; counting circuits; flip-flops; logic design; quantum gates; sequential circuits; SCCDC; SGCCC; garbage output; gate complexity; quantum computers; quantum cost; reversible D flip flop; reversible JK flip flop; reversible T flip flop; reversible logic gates; reversible sequential circuits; sequential circuit elements; synchronous cyclic code decade counter; synchronous gray cyclic code counter; synchronous reversible counters; total logical calculation; Equations; Flip-flops; Latches; Logic gates; Radiation detectors; Sequential circuits; Vectors; DNA computing; Flip Flop; Nanotechnology; Optical computing; Quantum computing; Reversible gates; Reversible logic; Synchronous counter;
Conference_Titel :
Computational Intelligence and Communication Networks (CICN), 2014 International Conference on
Print_ISBN :
978-1-4799-6928-9
DOI :
10.1109/CICN.2014.217