DocumentCode :
3582386
Title :
Efficient relocation of variable-sized hardware tasks for FPGA-based adaptive systems
Author :
Hannachi, Marwa ; Rabah, Hassan ; Jovanovic, Slavisa ; Abdelali, Abdessalem ; Mtibaa, Abdellatif
Author_Institution :
Inst. Jean Lamour (IJL), Univ. of Lorraine, Epinal, France
fYear :
2014
Firstpage :
224
Lastpage :
227
Abstract :
Adaptive systems based on FPGA architectures can benefit greatly from the high degree of flexibility offered by Dynamic partial reconfiguration (DPR). Thanks to DPR, hardware tasks composing an adaptive system can be allocated and relocated on demand or depending on the dynamically changing environment. The limitations in the existing tools provided by major FPGA manufacturers do not allow an efficient placement and relocation of variable-sized hardware tasks. This paper presents a design method for relocation of variable-sized hardware task on SRAM-based FPGAs for adaptive systems using dynamic partial reconfiguration (DPR). The proposed relocation procedure takes into account the communication between different reconfigurable regions and static region. This work gives a detailed description of the proposed partial bitsream relocation of variable-sized hardware tasks targeting the Virtex-5 FPGAs.
Keywords :
SRAM chips; adaptive systems; field programmable gate arrays; logic design; reconfigurable architectures; DPR; FPGA architectures; FPGA manufacturers; FPGA-based adaptive systems; SRAM-based FPGA; Virtex-5 FPGA; dynamic partial reconfiguration; field programmable gate arrays; partial bitsream relocation; relocation procedure; variable-sized hardware tasks; Adaptive systems; Field programmable gate arrays; Hardware; Pins; Registers; Routing; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics (ICM), 2014 26th International Conference on
Type :
conf
DOI :
10.1109/ICM.2014.7071847
Filename :
7071847
Link To Document :
بازگشت