DocumentCode :
3585574
Title :
Analyzing the impact of heterogeneous blocks on FPGA placement quality
Author :
Chang Xu ; Wentai Zhang ; Guojie Luo
Author_Institution :
Center for Energy-Efficient Comput. & Applic. (CECA), Peking Univ., Beijing, China
fYear :
2014
Firstpage :
36
Lastpage :
43
Abstract :
In this paper we propose a quantitative approach to analyze the impact of heterogeneous blocks (H-blocks) on the FPGA placement quality. The basic idea is to construct synthetic heterogeneous placement benchmarks with known optimal wire-length to facilitate the quantitative analysis. To the best of our knowledge, this is the first work that enables the construction of wirelength-optimal heterogeneous placement examples. Besides analyzing the quality of existing placers, we further decompose the impacts of H-blocks from the architectural aspect and netlist aspect. Our analysis shows that a heterogeneous design hides the wirelength degradation by a more compact netlist than its homogeneous version; however, the heterogeneity results in a optimality gap of 52% in wirelength, where 25% is from architectural heterogeneity and 27% is from netlist heterogeneity. Therefore, new heterogeneous placement algorithms are needed to bridge the optimality gap and improve design quality.
Keywords :
chemical analysis; field programmable gate arrays; logic design; FPGA; field programmable gate arrays; heterogeneous blocks; heterogeneous placement algorithms; quantitative analysis; synthetic heterogeneous placement benchmarks; wirelength-optimal heterogeneous placement; Algorithm design and analysis; Benchmark testing; Field programmable gate arrays; Partitioning algorithms; Pins; Search methods; Statistical analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology (FPT), 2014 International Conference on
Print_ISBN :
978-1-4799-6244-0
Type :
conf
DOI :
10.1109/FPT.2014.7082750
Filename :
7082750
Link To Document :
بازگشت