Title :
Design sensitivity of Single Event Transients in scaled logic circuits
Author :
Velamala, Jyothi ; LiVolsi, Robert ; Torres, Myra ; Cao, Yu
Author_Institution :
Sch. of Electr., Comput. & Energy Eng., Arizona State Univ., Tempe, AZ, USA
Abstract :
Single Event Transients (SET) in digital logic pose an ever increasing reliability challenge as device dimensions shrink in modern technologies. Projection of SET sensitivity with scaling is essential to assess the logic failure and error probability in modern technology generations. This paper discusses the effects of device scaling from 45nm to 12nm processes and circuit parameter tuning on SETs. The failure due to particle strikes i.e., Single Event upsets (SEU) as well as its behavior with process variations and reliability mechanisms such as NBTI is evaluated in this work. The critical supply voltage required to avoid SET propagation with circuit parameters is investigated. This work also proposes a probability model which examines the propagation of SET at any node to the output of a circuit. The proposed methodology can be extended to any complex digital circuit to investigate its vulnerability to SET.
Keywords :
error statistics; integrated circuit reliability; logic circuits; scaling circuits; NBTI; circuit parameter tuning; complex digital circuit; digital logic pose; error probability; logic failure; reliability; scaled logic circuits; single event transients; single event upsets; CMOS integrated circuits; Integrated circuit modeling; Inverters; Logic gates; Single event upset; Threshold voltage; Transient analysis; Critical Voltage; Double Exponential Current Pulse; Failure Probability; Single Event Transients;
Conference_Titel :
Design Automation Conference (DAC), 2011 48th ACM/EDAC/IEEE
Print_ISBN :
978-1-4503-0636-2