• DocumentCode
    3590962
  • Title

    Online prediction of multiprocessor memory access patterns

  • Author

    Sakr, M.F. ; Giles, C.L. ; Levitan, S.P. ; Horne, B.G. ; Maggini, M. ; Chiarulli, D.M.

  • Author_Institution
    NEC Res. Inst., Princeton, NJ, USA
  • Volume
    3
  • fYear
    1996
  • Firstpage
    1564
  • Abstract
    A neural network based technique is introduced which hides the control latency of reconfigurable interconnection networks (INs) in shared memory multiprocessors. Such INs require complex control mechanisms to reconfigure the IN on demand, in order to satisfy processor-memory accesses. Hiding the control latency seen by each access improves multiprocessor performance significantly. The new technique hides control latency by employing a time-delay neural network (TDNN) as a prediction technique that learns the current processor-memory access patterns and predicts the need to reconfigure the IN. Training and prediction of the TDNN is performed online. Based on three experiments, the TDNN is able to learn repetitive patterns and predict the need to reconfigure the IN thus, effectively hiding control latency of processor-memory accesses
  • Keywords
    neural nets; pattern recognition; real-time systems; shared memory systems; storage management; control latency; memory access patterns; multiprocessor; online prediction; reconfigurable interconnection networks; time-delay neural network; Communication system control; Control systems; Delay; Educational institutions; Intelligent networks; Multiprocessing systems; Multiprocessor interconnection networks; National electric code; Neural networks; Predictive models;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Neural Networks, 1996., IEEE International Conference on
  • Print_ISBN
    0-7803-3210-5
  • Type

    conf

  • DOI
    10.1109/ICNN.1996.549133
  • Filename
    549133