DocumentCode :
3599335
Title :
A Memory-Efficient CAVLC Decoding Scheme for H.264/AVC
Author :
Chen, Yanling ; Cao, Xixin ; Peng, Xiaoming ; Peng, Chungan ; Yu, Dunshan ; Zhang, Xing
Author_Institution :
Sch. of Software & Microelectron., Peking Univ., Beijing
Volume :
2
fYear :
2008
Firstpage :
1135
Lastpage :
1138
Abstract :
This paper presents a memory-efficient CAVLC decoding architecture for H.264/AVC. In the proposed architecture, not only the memory space is reduced for decoding the syntax elements such as coeff token, total zero, and run before, but also the decode efficiency is improved. After the analysis of the decoding principle of the CAVLC, we simplify the coeff-token VLD table and propose a new coeff-token VLD based on arithmetic operation and the look-up table combination architecture. The run-before VLD can used the same principle as the proposed coeff-token VLD. Otherwise, the proposed scheme also adope the zero block skipping technique and multiple symbols decoding scheme when decoding SignTrail. The simulation results show that our system can run at I68MHz clock frequency and the average cycles for decoding one macro-block is 136 cycles. The proposed architecture can achieves an approximate 39-53% savings in memory access without video quality degrading.
Keywords :
video codecs; video coding; CAVLC decoding scheme; H.264/AVC; multiple symbols decoding scheme; zero block skipping technique; Arithmetic; Automatic voltage control; Clocks; Computer architecture; Computer industry; Decoding; Frequency; Memory architecture; Microelectronics; Table lookup; Context-based adaptive variable length coding; SignTrail; coeff_token; run_before; total_zero;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Communication Technology, 2008. ICACT 2008. 10th International Conference on
ISSN :
1738-9445
Print_ISBN :
978-89-5519-136-3
Type :
conf
DOI :
10.1109/ICACT.2008.4493966
Filename :
4493966
Link To Document :
بازگشت