DocumentCode :
3601635
Title :
High-Throughput Power-Efficient VLSI Architecture of Fractional Motion Estimation for Ultra-HD HEVC Video Encoding
Author :
Gang He ; Dajiang Zhou ; Yunsong Li ; Zhixiang Chen ; Tianruo Zhang ; Goto, Satoshi
Author_Institution :
Sch. of Telecommun. Eng., Xidian Univ., Xi´an, China
Volume :
23
Issue :
12
fYear :
2015
Firstpage :
3138
Lastpage :
3142
Abstract :
Fractional motion estimation (FME) significantly enhances video compression efficiency, but its high computational complexity also limits the real-time processing capability. In this brief, we present a VLSI implementation of FME design in High Efficiency Video Coding for ultrahigh definition video applications. We first propose a bilinear quarter pixel approximation, together with a search pattern based on it to reduce the complexity of interpolation and fractional search process. Furthermore, a data reuse strategy is exploited to reduce the hardware cost of transform. In addition, using the considered pixel parallelism and dedicated access pattern for memory, we fully pipeline the computation and achieve high hardware utilization. This design has been implemented as a 65-nm CMOS chip and verified. The measured throughput reaches 995 Mpixels/s for 7680 × 4320 30 frames/s at 188 MHz, at least 4.7 times faster than prior arts. The corresponding power dissipation is 198.6 mW, with a power efficiency of 0.2 nJ/pixel. Due to the optimization, our work achieves more than 52% improvement on power efficiency, relative to previous works in H.264.
Keywords :
VLSI; computational complexity; data compression; interpolation; motion estimation; video coding; CMOS chip; FME design; H.264; bilinear quarter pixel approximation; computational complexity; data reuse strategy; dedicated access pattern; fractional motion estimation; fractional search process; frequency 188 MHz; high efficiency video coding; high-throughput power-efficient VLSI architecture; interpolation complexity reduction; pixel parallelism; power 198.6 mW; real-time processing capability; search pattern; ultraHD HEVC video encoding; ultrahigh definition video applications; video compression efficiency; Complexity theory; Encoding; Hardware; Interpolation; Throughput; Transforms; Very large scale integration; Chip implementation; High Efficiency Video Coding (HEVC); VLSI architecture; VLSI architecture.; fractional motion estimation (FME); ultra high definition (ultra-HD);
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2014.2386897
Filename :
7063941
Link To Document :
بازگشت