• DocumentCode
    3604864
  • Title

    Stress Analysis and Design Optimization for Low- k Chip With Cu Pillar Interconnection

  • Author

    Fa Xing Che ; Jong-Kai Lin ; Keng Yuen Au ; Hsiang-Yao Hsiao ; Xiaowu Zhang

  • Author_Institution
    Inst. of Microelectron., Agency for Sci., Technol. & Res., Singapore, Singapore
  • Volume
    5
  • Issue
    9
  • fYear
    2015
  • Firstpage
    1273
  • Lastpage
    1283
  • Abstract
    Cu pillar technology can cater for high I/O, fine pitch, and miniaturization requirements compared with wire bonding and conventional solder flip-chip technologies. However, chip-package interaction of Cu pillar and low-k chip is a critical challenge during assembly process due to stiffer Cu pillar structure compared with conventional solder bump. Thermo-compression bonding (TCB) process was adopted and used for fine pitch Cu pillar assembly on Cu/low-k chip to reduce the package warpage and low-k stress. In this paper, a novel TCB process modeling methodology using a 2-D axisymmetric finite-element model with global-local technique was demonstrated by considering step-by-step process conditions. The TCB modeling method was validated by the experimental data. The simulation results show that TCB process results in much lower package warpage and low-k stress compared with conventional reflow (RF) process. Based on the proposed TCB modeling method, the comprehensive parametric studies were conducted to optimize TCB process and Cu pillar design for package reliability improvement, including bonding process conditions, Cu pillar structure design, package geometry, and packaging material selection. RF process-induced package warpage and low-k stress were also simulated for comparison. The final package and assembly solution was successfully achieved based on the suggestions and recommendations provided by the simulation results.
  • Keywords
    copper; fine-pitch technology; finite element analysis; flip-chip devices; integrated circuit design; integrated circuit interconnections; integrated circuit modelling; integrated circuit packaging; integrated circuit reliability; lead bonding; low-k dielectric thin films; optimisation; reflow soldering; solders; 2D axisymmetric finite element model; Cu; TCB process modeling methodology; bonding process conditions; chip-package interaction; design optimization; fine pitch Cu pillar assembly; global local technique; low-k chip; package geometry; package reliability design; package warpage; pillar interconnection; reflow process; solder bump; solder flip-chip technology; step-by-step process conditions; stress analysis; thermocompression bonding process; wire bonding; Assembly; Bonding; Radio frequency; Stress; Substrates; Temperature measurement; Chip-package interaction (CPI); Chip???package interaction (CPI); Cu pillar; Cu/low- $k$; Cu/low-k; finite-element (FE) modeling; flip chip; stress analysis; thermo-compression bonding (TCB); thermo-compression bonding (TCB).;
  • fLanguage
    English
  • Journal_Title
    Components, Packaging and Manufacturing Technology, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    2156-3950
  • Type

    jour

  • DOI
    10.1109/TCPMT.2015.2461020
  • Filename
    7219389