DocumentCode :
3604992
Title :
Multi-Standard Hybrid PLL With Low Phase-Noise Characteristics for GSM/EDGE and LTE Applications
Author :
Yong-Chang Choi ; Yeon-Jung Seong ; Young-Jin Yoo ; Sang-Ki Lee ; Velazquez Lopez, Mauricio ; Hyung-Joun Yoo
Author_Institution :
Dept. of Ele.ctr. Eng., KAIST, Daejeon, South Korea
Volume :
63
Issue :
10
fYear :
2015
Firstpage :
3254
Lastpage :
3264
Abstract :
This paper presents a single-chip CMOS multi-standard frequency synthesizer for global system for mobile communications (GSM)/enhanced data rate for GSM evolution (EDGE) and long-term evolution (LTE) applications. Low phase-noise characteristics are achieved both in-band and out-of-band through a voltage-and-digitally controlled oscillator (VDCO) and digital calibration blocks. The proposed hybrid phase-locked loop (PLL) has two feedback loops. One is the main loop of the analog PLL and the other is a digital feedback loop used for polar modulation and digital calibrations. The digital feedback loop, nested inside the PLL, linearizes and accurately controls the tunable characteristic of the VDCO, which is important for the polar modulation. In the GSM/EDGE mode, the PLL has a 0.79 ° root-mean-square (rms) phase error and the measured phase noise is -162.5 dBc/Hz at a 20-MHz offset from an 824-MHz carrier. In the LTE mode, the measured local oscillator rms jitter is 218 fs while the PLL consumes 26.4 mW. The resulting figure of merit of the proposed PLL is -239 dB, which is superior to recent multi-standard PLLs. This multi-standard hybrid PLL is implemented in a 65-nm CMOS technology and occupies 0.72 mm2.
Keywords :
CMOS integrated circuits; Long Term Evolution; cellular radio; feedback; frequency synthesizers; jitter; mean square error methods; phase locked loops; phase noise; voltage-controlled oscillators; EDGE; LTE application; Long Term Evolution; VDCO; digital calibration block; digital feedback loop; enhanced data rate for GSM evolution; figure of merit; global system for mobile communication; local oscillator RMS jitter; low phase noise characteristics; multistandard hybrid PLL; phase locked loop; polar modulation; root mean square phase error; single-chip CMOS multistandard frequency synthesizer; size 65 nm; voltage-and-digitally controlled oscillator; Frequency modulation; GSM; Phase locked loops; Phase noise; Standards; Tuning; Hybrid phase-locked loop (PLL); long-term evolution (LTE); multi-standard PLL; phase noise; polar transmitter; two-point modulation; voltage-and-digitally controlled oscillator (VDCO);
fLanguage :
English
Journal_Title :
Microwave Theory and Techniques, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9480
Type :
jour
DOI :
10.1109/TMTT.2015.2469251
Filename :
7225192
Link To Document :
بازگشت