• DocumentCode
    3608155
  • Title

    3D Modeling of Spatio-temporal Heat-transport in III-V Gate-all-around Transistors Allows Accurate Estimation and Optimization of Nanowire Temperature

  • Author

    Wahab, Muhammad Abdul ; Sanghoon Shin ; Alam, Muhammad Ashraful

  • Author_Institution
    Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
  • Volume
    62
  • Issue
    11
  • fYear
    2015
  • Firstpage
    3595
  • Lastpage
    3604
  • Abstract
    Excellent electrostatic control offered by gate-all-around (GAA) geometry makes multinanowire (multi-NW) MOSFET a promising candidate for sub-10-nm technology nodes. Unfortunately, the GAA geometry is susceptible to the increased self-heating due to poor heat dissipation from the nanowires (NWs) to the substrate. Therefore, an understanding of spatio-temporal temperature rise, AT(x, y, z; t), at the NW level is important for predicting activity-induced variability within an IC, as well as characterization of various reliability issues, such as, NBTI, PBTI, HCI, and TDDB that depend sensitively on self-heating. In this paper, a 3-D electrothermal simulation model is developed to explore and interpret self-heating and heat dissipation in GAA devices. Our results identify complex heat dissipation pathways characterized by multiple time constants. First, the nanowires heat up quickly (τGAA-NW ~ nSec), then heat spreads all over the gate contact pad (τG-pad ~ 100 nSec), and finally, the heat exits through the heat sink at the bottom of the substrate (τsub ~ mSec). A systematic thermoreflectance measurement of temperature helps us to identify the time constants, and validates the model. Our results have implications for the design, characterization, circuit-operation, and reliability of high-performance GAA devices.
  • Keywords
    MOSFET; cooling; nanowires; semiconductor device models; semiconductor device reliability; thermoreflectance; 3D electrothermal simulation model; 3D modeling; GAA device; HCI; III-V gate-all-around transistor; NBTI; PBTI; TDDB; electrostatic control; estimation accuracy; gate contact pad; heat dissipation; metal oxide semiconductor field effect transistor; multiNW MOSFET; nanowire temperature optimization; negative bias temperature instability; positive bias temperature instability; reliability issue; self-heating; spatio-temporal heat-transport; systematic thermoreflectance measurement; Geometry; Heat sinks; Heating; Logic gates; Substrates; Temperature measurement; Transistors; Multinanowires (multi-NWs); reliability; self-heating; thermal crosstalk; thermoreflectance (TR) measurement; variability; variability.;
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/TED.2015.2478844
  • Filename
    7296637