DocumentCode :
3608617
Title :
Fast encoding of quasi-cyclic low-density parity-check codes in IEEE 802.15.3c
Author :
Peng Zhang ; Shuai Du ; Changyin Liu ; Qianqian Jiang
Author_Institution :
Sch. of Inf. Eng., Commun. Univ. of China, Beijing, China
Volume :
51
Issue :
21
fYear :
2015
Firstpage :
1713
Lastpage :
1715
Abstract :
A high-speed encoder is proposed for quasi-cyclic low-density parity-check codes. By merging some sub-matrices of a parity-check matrix H in an approximately lower triangular form, a compact encoding process is obtained, reducing pipeline stages from six to three. Moreover, well-designed circuits are used to implement back-substitution and sparse-matrix-vector multiplication. The low-density parity-check (672, 336) code in IEEE 802.15.3c shows that the proposed encoder is easy to implement, runs fast, and requires no memory.
Keywords :
cyclic codes; matrix multiplication; network coding; parity check codes; personal area networks; pipeline processing; sparse matrices; IEEE 802.15.3c; back substitution implementation; high-speed encoder; parity check matrix submatrice merging; pipeline stage reduction; quasicyclic low density parity check code; sparse matrix vector multiplication; well-designed circuit;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2015.1770
Filename :
7300522
Link To Document :
بازگشت