DocumentCode
3608624
Title
Simple high-resolution CMOS phase frequency detector
Author
Suraparaju, E.R. ; Arja, P.V.R. ; Ren, S.
Author_Institution
Electr. Eng., Wright State Univ., Dayton, OH, USA
Volume
51
Issue
21
fYear
2015
Firstpage
1647
Lastpage
1649
Abstract
A high-resolution phase frequency detector (PFD) is designed for high-frequency signal detection and low jitter phase locked loop applications. The proposed PFD eliminates the reset path delay and usage of any latches, minimise the dead zone to near zero by generating narrow pulses at each input rising edge. In addition, the designed PFD completely removes unwanted output glitches, accepts inputs with a large difference in frequency, and also has the ability to drive a large capacitive load with minimal impact on performance. The proposed PFD is designed in 90 nm CMOS technology with a 1.2 V power supply. Simulation results indicate that the proposed design can operate over a wide range of frequencies from 10 kHz to 6 GHz and can detect phase differences for inputs as small as 125 fs for all frequencies of operation and for all process corners. The simulated power consumption is 75 μW at 166.6 MHz with an input phase difference of 125 fs.
Keywords
CMOS integrated circuits; field effect MMIC; phase locked loops; timing jitter; capacitive load; frequency 10 kHz to 6 GHz; high-frequency signal detection; low jitter phase locked loop; phase differences; power 75 muW; reset path delay; simple high-resolution CMOS phase frequency detector; size 90 nm; voltage 1.2 V;
fLanguage
English
Journal_Title
Electronics Letters
Publisher
iet
ISSN
0013-5194
Type
jour
DOI
10.1049/el.2015.2992
Filename
7300529
Link To Document