DocumentCode
3608876
Title
Improving security in cache memory by power efficient scrambling technique
Author
Neagu, Ma?Œâ€ da?Œâ€ lin-Ioan ; Miclea, Liviu ; Manich, Salvador
Author_Institution
Tech. Univ. of Cluj-Napoca, Cluj-Napoca, Romania
Volume
9
Issue
6
fYear
2015
Firstpage
283
Lastpage
292
Abstract
The last decade has recorded an increase in security protocols for integrated circuits and memory systems, because of device specific attacks such as side-channel monitoring and cold boot and also because sensitive information is stored in such devices. The scope of this study is to propose new security measures which can be applied in memory systems, in order to make the stored data unusable, if retrieved successfully by any type of attack. The security technique uses interleaved scrambling vectors to scramble the data retained in a memory system and employs several dissemination rules. The proposed technique is investigated and assessed from several perspectives, such as power consumption, time performance and area overhead.
Keywords
cache storage; integrated circuits; power aware computing; security of data; area overhead; cache memory; cold boot; dissemination rules; integrated circuits; interleaved scrambling vectors; memory systems; power consumption; power efficient scrambling technique; security improvement; security measures; security protocols; security technique; side-channel monitoring; time performance;
fLanguage
English
Journal_Title
Computers Digital Techniques, IET
Publisher
iet
ISSN
1751-8601
Type
jour
DOI
10.1049/iet-cdt.2014.0030
Filename
7303986
Link To Document