DocumentCode :
3610154
Title :
Built-in parasitic-diode-based charge injection technique enhancing data retention of gain cell DRAM
Author :
Yeonbae Chung ; Weijie Cheng ; Das, Hritom
Author_Institution :
Sch. of Electron. Eng., Kyungpook Nat. Univ., Daegu, South Korea
Volume :
51
Issue :
23
fYear :
2015
Firstpage :
1854
Lastpage :
1855
Abstract :
A gain cell embedded dynamic random access memory (eDRAM) with a noble charge injection technique is presented. The gain memory cell is composed of dual-threshold two logic N-type MOSs implemented in a generic triple-well CMOS process. A negative-voltage toggle on the parasitic junction diode formed between the pocket p-well and the cell data node couples up the cell storage voltages. It results in a much enhanced retention time in a compact bit area. Moreover, the technique exhibits much strong immunity from the write disturbance. Measured results at 85°C from a 110 nm 64 kbit prototype eDRAM incorporating the proposed technique demonstrate 69% enhanced retention time and 86% smaller write disturbance loss compared with the conventional one.
Keywords :
CMOS memory circuits; DRAM chips; charge injection; semiconductor diodes; built-in parasitic diode; charge injection technique; data retention enhancement; eDRAM; gain cell DRAM; gain cell embedded dynamic random access memory; negative-voltage toggle; parasitic junction diode; size 110 nm; storage capacity 64 Kbit; temperature 85 C; triple well CMOS process; write disturbance immunity;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2015.2237
Filename :
7323963
Link To Document :
بازگشت