DocumentCode :
3611238
Title :
Transistor–resistor-stacked voltage-mode PAM-4 symbol generator with improved linearity
Author :
Peng Liu ; Kejun Wu
Author_Institution :
Dept. of Inf. Sci. & Electron. Eng., Zhejiang Univ., Hangzhou, China
Volume :
51
Issue :
24
fYear :
2015
Firstpage :
1982
Lastpage :
1984
Abstract :
To address the limited linearity range of current-mode logic circuits used for four-level pulse amplitude modulation (PAM-4) symbol generation, a voltage-mode, inverter-like circuit featuring a stacked transistor-resistor structure is proposed. Simulation results have shown that the linearity of the proposed PAM-4 circuit has been improved by 43.1%, with a modest increase of circuit area. Additionally, 20% resistance mismatch in the proposed PAM-4 symbol generator leads to linearity degradation of <;9%.
Keywords :
current-mode circuits; logic circuits; pulse amplitude modulation; signal generators; circuit linearity; current-mode logic circuit; four-level pulse amplitude modulation; pulse amplitude modulation; resistance mismatch; stacked-transistor-resistor structure; voltage-mode PAM-4 symbol generator; voltage-mode inverter-like circuit;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2015.0833
Filename :
7335744
Link To Document :
بازگشت