Title :
A quadruple precision and dual double precision floating-point multiplier
Author :
A. Akkas;M.J. Schulte
Author_Institution :
Dept. of Comput. Eng., Koc Univ., Istanbul, Turkey
fDate :
6/25/1905 12:00:00 AM
Abstract :
Double precision floating-point arithmetic is inadequate for many scientific computations. This paper presents the design of a quadruple precision floating-point multiplier that also supports two parallel double precision multiplications. Since hardware support for quadruple precision arithmetic is expensive, a new technique is presented that requires much less hardware than a fully parallel quadruple precision multiplier. With this implementation, quadruple precision multiplication has a latency of three cycles and two parallel double precision multiplications have a latency of only two cycles. The design is pipelined so that two double precision multiplications can be started every cycle or a quadruple precision multiplication can be started every other cycle.
Keywords :
"Hardware","Floating-point arithmetic","Application software","Digital arithmetic","Computer errors","Physics computing","Software packages","Throughput","Delay estimation","Quantization"
Conference_Titel :
Digital System Design, 2003. Proceedings. Euromicro Symposium on
Print_ISBN :
0-7695-2003-0
DOI :
10.1109/DSD.2003.1231903