Title :
Design and evaluation of a network-based architecture for cryptographic devices
Author :
L. Dilparic;D.K. Arvind
Author_Institution :
Sch. of Informatics, Edinburgh Univ., UK
fDate :
6/26/1905 12:00:00 AM
Abstract :
This work presents a network-based asynchronous architecture that improves the physical-level security of cryptographic devices to known side-channel attacks. This is achieved by decorrelating power consumption measurements by exploiting parallel execution and randomised data-forwarding over a network of functional units. Instructions execute in parallel and forward register values between them, thereby avoiding the register bank. A secret-sharing scheme is used in data-forwarding to remove the effect of sending critical register values through the network, which does not significantly degrade performance and has a positive effect of increasing the noise due to network activity. The simulation results show that both the security threshold and the performance are improved, and the network-based architecture is more robust to differential power analysis when compared to the asynchronous pipelined architecture.
Keywords :
"Cryptography","Decorrelation","Energy consumption","Power measurement","Data security","Power system security","Informatics","Degradation","Analytical models","Noise robustness"
Conference_Titel :
Application-Specific Systems, Architectures and Processors, 2004. Proceedings. 15th IEEE International Conference on
Print_ISBN :
0-7695-2226-2
DOI :
10.1109/ASAP.2004.1342470