DocumentCode :
3617950
Title :
Efficient implementation of digital filters using novel reconfigurable multiplier blocks
Author :
S.S. Demirsoy;I. Kale;A.G. Dempster
Author_Institution :
Appl. DSP & VLSI Res. Group, Univ. of Westminster, London, UK
Volume :
1
fYear :
2004
fDate :
6/26/1905 12:00:00 AM
Firstpage :
461
Abstract :
Reconfigurable multiplier blocks (ReMB) offer significant complexity reductions in multiple constant multiplications in time-multiplexed digital filters. In this paper the ReMB technique is employed in the implementation of a half-band 32-tap FIR filter on both Xilinx Virtex FPGA and UMC 0.18 /spl mu/m CMOS technologies. Reference designs have also been built by deploying standard time-multiplexed architectures and off-the-shelf Xilinx core generator system for the FPGA design. All designs are then compared for their area and delay figures. It is shown that, the ReMB technique can significantly reduce the area for the multiplier circuitry and the coefficient store, as well as reducing the delay.
Keywords :
"Digital filters","Multiplexing","Finite impulse response filter","Delay","IIR filters","Field programmable gate arrays","CMOS technology","Circuits","Hardware","Adaptive filters"
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 2004. Conference Record of the Thirty-Eighth Asilomar Conference on
Print_ISBN :
0-7803-8622-1
Type :
conf
DOI :
10.1109/ACSSC.2004.1399175
Filename :
1399175
Link To Document :
بازگشت