DocumentCode :
3618894
Title :
Low cost scheme for on-line clock skew compensation
Author :
M. Omana;D. Rossi;C. Metra
Author_Institution :
DEIS, Bologna Univ., Italy
fYear :
2005
fDate :
6/27/1905 12:00:00 AM
Firstpage :
90
Lastpage :
95
Abstract :
In this paper we propose a novel buffer scheme that is able to compensate undesired skews between clocks of a synchronous system in a negligible time upon skew occurrence, thus being suitable also for on-line clock-skew correction. Clock signals are aligned one with respect to the other, starting from a reference clock, and moving forward among physically adjacent clock signals, thus creating no problem of reference clock´s routing. Our solution is also able to compensate clock duty-cycle variations, which have been shown very likely in case of faults, for instance bridgings, affecting the clock distribution network. Compared to alternate solutions, our proposed scheme enables significant reductions in area overhead and power consumption, and is suitable for on-line compensation. Therefore, it allows clock skew and duty-cycle fault tolerance, thus increasing process yield and system´s reliability.
Keywords :
"Costs","Clocks","Energy consumption","Crosstalk","Power supplies","Routing","Fault tolerant systems","Power system reliability","System testing","Aerospace electronics"
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2005. Proceedings. 23rd IEEE
ISSN :
1093-0167
Print_ISBN :
0-7695-2314-5
Type :
conf
DOI :
10.1109/VTS.2005.52
Filename :
1443404
Link To Document :
بازگشت