DocumentCode
3619783
Title
An FPGA application with high speed serial transceiver running at sub nominal rate
Author
D. Suvakovic;I. Hadzie
Author_Institution
Bell Labs, Lucent Technol., Murray Hill, NJ, USA
fYear
2005
fDate
6/27/1905 12:00:00 AM
Firstpage
229
Lastpage
234
Abstract
We describe an implementation of the physical layer circuit for 100Mb/s optical Ethernet using an FPGA device with embedded high-speed serial transceivers. The design is the foundation for implementing a dual-speed 100/1000 Mb/s Ethernet system in which all components except the optical ones are implemented in an FPGA. The low-speed mode is outside the transceiver´s nominal range, so the PLL circuit in the receiver cannot reliably lock to the received clock. We solve the problem by using the data recovery technique known as blind oversampling. The design can easily be adapted to implement other transmission systems that may put the operating point of the transceiver outside its nominal range, extending the scope of applications in which "FPGA to the optics" approach is viable.
Keywords
"Field programmable gate arrays","Transceivers","Optical receivers","High speed optical techniques","Circuits","Optical devices","Ethernet networks","Optical design","Physical layer","Phase locked loops"
Publisher
ieee
Conference_Titel
Field Programmable Logic and Applications, 2005. International Conference on
Print_ISBN
0-7803-9362-7
Type
conf
DOI
10.1109/FPL.2005.1515727
Filename
1515727
Link To Document