DocumentCode :
3621933
Title :
Using VHDL Simulator to Estimate Logic Path Delays in Combinational and Embedded Sequential Circuits
Author :
M.L.J. Sokolovic;V.B. Litovski
Author_Institution :
Faculty of Electrical Engineering, University of Niš
Volume :
2
fYear :
2005
fDate :
6/27/1905 12:00:00 AM
Firstpage :
1683
Lastpage :
1686
Abstract :
This paper presents a VHDL based method that enables the logic simulator to estimate the longest and the shortest path delays of all signals in the circuit with only one run of the logic simulator. The method is verified for ISCAS´ 85 benchmark circuits and for one particular embedded sequential circuit. It is extremely efficient and appropriate in the early phases of the design process where timing analysis needs to be repeated as the circuit is optimized or redefined
Keywords :
"Delay estimation","Sequential circuits","Circuit simulation","Combinational circuits","Timing","Logic","Process design","Delay effects","Clocks","Frequency estimation"
Publisher :
ieee
Conference_Titel :
Computer as a Tool, 2005. EUROCON 2005.The International Conference on
Print_ISBN :
1-4244-0049-X
Type :
conf
DOI :
10.1109/EURCON.2005.1630296
Filename :
1630296
Link To Document :
بازگشت