DocumentCode :
3622811
Title :
Stochastic modeling and analysis of propagation delays in processing units
Author :
S. Lakhani;D. Meyer;V. Milutinovic;B. Perunicic
Author_Institution :
Sch. of Electr. Eng., Purdue Univ., West Lafayette, IN, USA
fYear :
1991
fDate :
6/13/1905 12:00:00 AM
Firstpage :
171
Abstract :
Aging and harsh environmental conditions can make logic gates to change their internal delays, which has an impact on the time-domain characteristics of functional units in a typical processor. The propagation delay (after the effect of aging and/or exposure to harsh environmental conditions) of the functional unit is not known ahead of time. However, the probability distribution function (PDF) of the propagation delay (of a single gate) is typically known. Hence, the impact of the change in the time-domain characteristic of functional unit can be studied with PDF of the propagation delay in the processor logic. A stochastic model and some mathematical tools have been developed in the past, to help in determining the PDF of an arbitrary gate network. The authors present the application of the stochastic model and mathematical tools to a simple RISC type CPU data path.
Keywords :
"Stochastic processes","Propagation delay","Aging","Clocks","Logic gates","Time domain analysis","Mathematical model","Safety","Probability distribution","Reduced instruction set computing"
Publisher :
ieee
Conference_Titel :
System Sciences, 1991. Proceedings of the Twenty-Fourth Annual Hawaii International Conference on
Type :
conf
DOI :
10.1109/HICSS.1991.183883
Filename :
183883
Link To Document :
بازگشت