DocumentCode :
3623007
Title :
A functional-based approach to formal VLSI design verification
Author :
Z. Brezocnik;B. Horvat
Author_Institution :
Fac. of Tech. Sci., Maribor Univ., Slovenia
fYear :
1991
fDate :
6/13/1905 12:00:00 AM
Firstpage :
317
Lastpage :
321
Abstract :
A functional approach to formal specification and verification of digital circuits is introduced. A past operator is defined in order to describe sequential behaviors. Prolog is used both as a hardware description language and also as an inference mechanism for proving the correctness of the design. The verification process runs largely automatically. Some designs with an interesting degree of complexity have already been verified.
Keywords :
"Very large scale integration","Circuit testing","Postal services","Digital circuits","Hardware design languages","Inference mechanisms","Circuit simulation","Algebra","Sequential circuits","Terminology"
Publisher :
ieee
Conference_Titel :
CompEuro ´91. Advanced Computer Technology, Reliable Systems and Applications. 5th Annual European Computer Conference. Proceedings.
Print_ISBN :
0-8186-2141-9
Type :
conf
DOI :
10.1109/CMPEUR.1991.257403
Filename :
257403
Link To Document :
بازگشت