DocumentCode :
3623370
Title :
Designing mixed-mode test pattern generators for minimum-overhead self-testing VLSI circuits
Author :
A. Krasniewski
Author_Institution :
Inst. of Telecommun., Warsaw Univ. of Technol., Poland
fYear :
1989
fDate :
6/11/1905 12:00:00 AM
Firstpage :
409
Lastpage :
413
Abstract :
A simple technique for designing self-testable VLSI circuits, characterized by low silicon area overhead and maximum testing speed, is proposed. An original feature of this built-in self-test design technique is a procedure for synthesis of test pattern generators. Its objective is to design mixed-mode generators of minimal complexity that maximize the fault-sensitizing capabilities of test sequences produced within the allowable test running time. The approach does not require that any internal register of the original circuit be modified, and the built-in test control logic is extremely simple. Applying test patterns on consecutive clock cycles with the normal-operation clock frequency leads to substantial enhancement of dynamic fault-detection capabilities.
Keywords :
"Test pattern generators","Circuit testing","Built-in self-test","Circuit faults","Clocks","Very large scale integration","Silicon","Automatic testing","Circuit synthesis","Registers"
Publisher :
ieee
Conference_Titel :
European Test Conference, 1989., Proceedings of the 1st
Print_ISBN :
0-8186-1937-6
Type :
conf
DOI :
10.1109/ETC.1989.36271
Filename :
36271
Link To Document :
بازگشت