• DocumentCode
    3626727
  • Title

    Hardware Implementation of Continued Logarithm Arithmetic

  • Author

    Tomas Brabec

  • Author_Institution
    Czech Tech. Univ., Prague
  • fYear
    2006
  • Firstpage
    9
  • Lastpage
    9
  • Abstract
    This paper gives details on architecture of an arithmetic unit built on principles of continued logarithms and provides its sample characterization using FPGA technology. Continued logarithms can be used for exact arithmetic, but similarly to other exact/reliable methods they face the instant problem of poor performance. Their naturally binary character, however, gives them a good potential to be realized directly in hardware. We prove feasibility of this approach by constructing a continued logarithm unit and quantifying its possible performance.
  • Keywords
    "Hardware","Computer architecture","Digital arithmetic","Computer science","Field programmable gate arrays","Parallel processing","Performance analysis","Software performance"
  • Publisher
    ieee
  • Conference_Titel
    Scientific Computing, Computer Arithmetic and Validated Numerics, 2006. SCAN 2006. 12th GAMM - IMACS International Symposium on
  • Type

    conf

  • DOI
    10.1109/SCAN.2006.23
  • Filename
    4402399