Title :
Power-Limited Design
Author :
Borivoje Nikolic
Author_Institution :
Electrical Engineering and Computer Sciences, University of California, Berkeley, CA 94720-1770, USA
Abstract :
Technology scaling has entered a new era, where the chip performance is constrained by its power dissipation. Although the power limits vary with the application domain, they dictate the choice of technology, and architecture, and dictate the use of implementation techniques that trade off performance for power savings. This paper examines the technology options in the power-limited scaling regime, and reviews sensitivity-based analysis that can be used for the optimal selection of power-performance tradeoffs, to achieve the best performance under the power constraints. These tradeoffs are examined on the techniques for power minimization at the technology, circuit, logic, and architecture levels.
Keywords :
"Power dissipation","Microprocessors","Frequency","Voltage","Circuits","Power generation","Cooling","Power engineering computing","Application software","Computer architecture"
Conference_Titel :
Electronics, Circuits and Systems, 2007. ICECS 2007. 14th IEEE International Conference on
Print_ISBN :
978-1-4244-1377-5
DOI :
10.1109/ICECS.2007.4511143