DocumentCode
3628362
Title
A new high-performance scalable dynamic interconnection for FPGA-based reconfigurable systems
Author
Slavisa Jovanovic;Camel Tanougast;Serge Weber
Author_Institution
Laboratoire d?instrumentation et d??lectronique de Nancy, Universit? Henri Poincar?, Vandoeuvre l?s, France
fYear
2008
fDate
7/1/2008 12:00:00 AM
Firstpage
61
Lastpage
66
Abstract
Networks on chip (NoCs) present viable interconnection architectures which are especially characterized by high level of parallelism, high performances and scalability. The already proposed NoC architectures in literature are mostly destined to system-on-chip (SoCs) designs. For a FPGA-based reconfigurable system, the proposed NoCs are not suitable. In this paper, we present a new high-performance interconnection approach destined for FPGA-based reconfigurable system. Our proposed NoC is based on a scalable communication unit characterized by its particularly architecture, an arbitration policy based on the priority-to-the-right rule and high performances. We present the basic concept of this communication approach and we prove its feasibility on examples through the simulations. Implementation results are also detailed.
Keywords
"Routing","Heuristic algorithms","Computer architecture","Switches","Registers","Load modeling","Network topology"
Publisher
ieee
Conference_Titel
Application-Specific Systems, Architectures and Processors, 2008. ASAP 2008. International Conference on
ISSN
1063-6862
Print_ISBN
978-1-4244-1897-8
Type
conf
DOI
10.1109/ASAP.2008.4580155
Filename
4580155
Link To Document