DocumentCode :
3628949
Title :
GICS: Generic interconnection system
Author :
Tomas Malek;Tomas Martinek;Jan Korenek
Author_Institution :
CESNET z.s.p.o., Zikova 4, Prague, 160 00, Czech Republic
fYear :
2008
Firstpage :
263
Lastpage :
268
Abstract :
The division of an application between a conventional processor and an acceleration card with FPGA chips has been proved as a suitable way for an acceleration of computationally intensive tasks. In such applications, the designer usually has to implement an interconnection between components placed in FPGA and the host system bus. This task is often complicated by different requirements of user components for throughput, latency of reading operations, need for DMA transfers etc. The objective of this work is to show a new approach for implementation of interconnection systems and to enable the designer to focus on the development of the target application. The proposed interconnection system is based on tree topology. The system eliminates the sensitivity of wide buses to the distance, supports the connection of components with different requirements for throughput, supports split transaction model and many other features. The proposed system is implemented and evaluated on chips with Virtex 5 technology.
Keywords :
"Switches","Random access memory","Bridges","Throughput","Field programmable gate arrays","Protocols","Integrated circuit interconnections"
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2008. FPL 2008. International Conference on
ISSN :
1946-147X
Print_ISBN :
978-1-4244-1960-9
Electronic_ISBN :
1946-1488
Type :
conf
DOI :
10.1109/FPL.2008.4629942
Filename :
4629942
Link To Document :
بازگشت