DocumentCode :
3630326
Title :
PLD implementation of all-digital delay-locked loop
Author :
Tomislav Matic;Tomislav Svedek;Marijan Herceg
Author_Institution :
Department of Communications, Faculty of Electrical Engineering, J.J.Strossmayer University of Osijek, Kneza Trpimira 2b, Croatia
Volume :
1
fYear :
2008
Firstpage :
249
Lastpage :
252
Abstract :
An all-digital delay-locked loop (DLL) suitable for implementation in programmable logic devices (PLD) is presented in this paper. All parts of DLL are created only from discrete digital elements. A digital controlled delay line (DCDL) is made from digital controlled delay elements (DCDE) by using LCELL (basic delay elements in ALTERA). A charge pump (CP) and a loop filter (LF) in the proposed circuit are replaced with a 3-bit up/down/hold counter. The proposed DLL is implemented and tested in ALTERA PLD EPM7128SLI10.
Keywords :
"Clocks","Filters","Delay effects","Circuits","Jitter","Delay lines","Frequency synthesizers","Partial discharges","Programmable logic devices","Digital control"
Publisher :
ieee
Conference_Titel :
ELMAR, 2008. 50th International Symposium
ISSN :
1334-2630
Print_ISBN :
978-1-4244-3364-3
Type :
conf
Filename :
4747482
Link To Document :
بازگشت