Title :
Resynthesis of combinational circuits for path count reduction and for path delay fault testability
Author :
A. Krstic; Kwang-Ting Cheng
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Santa Barbara, CA, USA
Abstract :
The path delay fault model is the most suitable model for detecting distributed manufacturing defects that can cause delay faults. However, the number of paths in a modern design can be extremely large and the path delay testability of many practical designs could be very low. In this paper we show how to resynthesize a combinational circuit in order to reduce the total number of paths. Our results show that it is possible to obtain circuits with a significant reduction in the number of paths while not increasing area and/or delay of the longest sensitizable path in the circuit. Research on path delay testing shows that in many circuits a large portion of paths does not have a test that can guarantee detection of a delay fault. The path delay testability of a circuit would increase if the number of such paths is reduced. We show that addition of a small number of test points can help reducing the number of such paths in the given design.
Keywords :
"Circuit testing","Combinational circuits","Delay","Circuit faults","Electrical fault detection","Fault detection","Virtual manufacturing","Benchmark testing","Modems","Timing"
Conference_Titel :
European Design and Test Conference, 1996. ED&TC 96. Proceedings
Print_ISBN :
0-8186-7424-5
DOI :
10.1109/EDTC.1996.494345