DocumentCode
3632779
Title
A fractionally spaced linear receive equalizer with voltage-to-time conversion
Author
Sanquan Song;Byungsub Kim;Vladimir Stojanovic
Author_Institution
Massachusetts Institute of Technology, 77 Mass Ave, RM38#266, Cambridge, 02139, USA
fYear
2009
Firstpage
222
Lastpage
223
Abstract
Based on voltage-to-time conversion technique, a pseudo-differential two-way-interleaved adaptive linear receive equalizer with two 2x-oversampled feed-forward taps has been designed in a 90 nm CMOS process. It integrates equalization and phase interpolation functions into one unit to simultaneously address inter-symbol-interference (ISI) cancellation and phase synchronization in a link receiver. It operates at 4 Gbps with 8 mW power consumption, and linearity of 4.3 effective bits at 1.2 V supply.
Keywords
"Equalizers","Voltage","Intersymbol interference","Feedforward systems","CMOS process","Synchronization","Linearity","Sampling methods","Signal sampling","Clocks"
Publisher
ieee
Conference_Titel
VLSI Circuits, 2009 Symposium on
ISSN
2158-5601
Print_ISBN
978-1-4244-3307-0
Electronic_ISBN
2158-5636
Type
conf
Filename
5205338
Link To Document