DocumentCode :
3633351
Title :
Discrete-time, cyclostationary phase-locked loop model for jitter analysis
Author :
Socrates D. Vamvakos;Vladimir Stojanovic;Borivoje Nikolic
Author_Institution :
Richardson, TX 75081 USA
fYear :
2009
Firstpage :
637
Lastpage :
640
Abstract :
Timing jitter is one of the most significant phase-locked loop characteristics, with high impact on performance in a range of applications. It is, therefore, important to develop the tools necessary to study and predict PLL jitter performance at design time. In this paper a discrete-time, linear, cyclostationary PLL model for jitter analysis is proposed, which accounts for the cyclostationary nature of noise injected into the loop at various PLL components. The model also predicts the aliasing of jitter due to the downsampling and upsampling of frequencies around the PLL loop. Closed-form expressions are derived for the output jitter spectrum and match well with results of event-driven simulations of a 3rd-order PLL.
Keywords :
"Phase locked loops","Circuit noise","Voltage-controlled oscillators","USA Councils","Clocks","Charge pumps","Phase noise","Performance analysis","Timing jitter","Circuit simulation"
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2009. CICC ´09. IEEE
ISSN :
0886-5930
Print_ISBN :
978-1-4244-4071-9
Electronic_ISBN :
2152-3630
Type :
conf
DOI :
10.1109/CICC.2009.5280745
Filename :
5280745
Link To Document :
بازگشت