DocumentCode :
3633837
Title :
SRAM cell design considerations for SOI technology
Author :
Tsu-Jae King Liu;Changhwan Shin;Min Hee Cho;Xin Sun;Borivoje Nikolic;Bich-Yen Nguyen
Author_Institution :
Department of Electrical Engineering and Computer Sciences, University of California, Berkeley, 94720 USA
fYear :
2009
Firstpage :
1
Lastpage :
4
Abstract :
The performance and threshold-voltage variability of vertical SOI FinFETs are compared against those of planar fully depleted SOI MOSFETs with thin buried oxide, via three-dimensional device simulation with atomistic doping profiles and gate line-edge roughness, for the 22 nm CMOS technology node (25 nm gate length). Compact modeling is then used to estimate six-transistor SRAM cell performance metrics. Although FinFET technology offers superior performance, it is projected to have lower yield for comparable cell area, due to higher sensitivity to random and process-induced variations.
Keywords :
"Random access memory","MOSFET circuits","FinFETs","CMOS technology","Resource description framework","Design optimization","Transistors","Analytical models","Threshold voltage","Doping"
Publisher :
ieee
Conference_Titel :
SOI Conference, 2009 IEEE International
ISSN :
1078-621X
Print_ISBN :
978-1-4244-4256-0
Type :
conf
DOI :
10.1109/SOI.2009.5318784
Filename :
5318784
Link To Document :
بازگشت