• DocumentCode
    3636427
  • Title

    Low complex interoperable GNSS signal processor and its performance

  • Author

    Pavel Kovář;Petr Kačmařik;František Vejrařka

  • Author_Institution
    Department of Radio Engineering, Faculty of Electrical Engineering, Czech Technical University in Prague, Czech Republic
  • fYear
    2010
  • Firstpage
    947
  • Lastpage
    951
  • Abstract
    The recent development of the GNSS systems and international cooperation resulted in important technical problems of the GNSS systems which are an interoperability and compatibility. In the interoperable receivers the most expensive parts - front ends - can be shared for signals reception of different systems. The unification of the signal processor is also possible with some small performance deterioration but the hardware complexity reduction is considerable. The paper analyses applicability of a classical E-L correlator for processing of various GNSS signals and compare its performance with optimal method. The low complex interoperable processor of software receiver based on a FPGA for the GPS, Galileo and GLONASS systems is proposed. The results of testing on the Galileo E1 and E5 signals are presented. The last part of the paper proposes architecture of a low cost multi system GNSS receiver based on mass market components.
  • Keywords
    "Satellite navigation systems","Signal processing","Hardware","Signal analysis","Performance analysis","Correlators","Field programmable gate arrays","Global Positioning System","Testing","Computer architecture"
  • Publisher
    ieee
  • Conference_Titel
    Position Location and Navigation Symposium (PLANS), 2010 IEEE/ION
  • ISSN
    2153-358X
  • Print_ISBN
    978-1-4244-5036-7
  • Electronic_ISBN
    2153-3598
  • Type

    conf

  • DOI
    10.1109/PLANS.2010.5507229
  • Filename
    5507229